## Comp E 475

# Digital Systems

HW5:instr Mem, Jmp

Student: Vano Mazashvili

Red ID #: 822059245

#### Contents

| Task Description          | 2 |
|---------------------------|---|
| Solution                  |   |
| Simulation & Verification |   |
| Conclusion                |   |
| Conclusion                | 4 |

### Task Description

In this assignment, I extended the previous 'skeleton' for the ARM instruction decoder module. As we know, ARM instruction set encodes data in 32 bits (as we are learning). With this assignment, we were to write the code which had an input as a 32-bit instruction and determined instruction type, data instruction type, memory instruction type and jump instruction type. The following code is uploaded on a Github repository (https://github.com/vmazashvili).

#### The code should include

- mem\_instr\_type, 2 bits, values from 0 to 2
  - o 1 if given Memory instruction type is of Immediate
  - · 2 if it's "Register shifted by value" type
  - o 0 if it's not identifiable
- jmp\_instr\_type, 2 bits , values from 0 to 2
  - 1 if given Jump instruction type is of Branch only
  - · 2 if it's Branch and Link
  - 0 if it's not identifiable

#### Besides that, old code has following statements:

- you have inputs:
  - instruction, 32 bits
  - clk
- · outputs:
  - instr\_type, 2 bits, values from 0 to 3
    - 1 if given 32 bit instruction is Data Processing instruction
    - 2 if it's memory type instruction
    - 3 if it's branch instruction
    - 0 if not identifiable
  - data\_instr\_type, 3 bits, values from 0 to 4
    - 1 if given Data Processing instruction is "Immediate" type
    - 2 if it's "Register shifted by value" type
    - 3 if it's "Register shifted by register" type
    - 4 if it's "Multiplication" type
    - 0 if not identifiable

#### Solution

I changed my previous code, which had an error in it. The code became more compact as I implemented combinational logic, without clock.

```
1⊖ module HW4_instr_Data(
       input wire[31:0] instruction,
       output reg[2:0] instr_type, //2 bits, values from 0 to 3
       output reg[3:0] data_instr_type, //3 bits, values from 0 to 4
output reg[1:0] mem_instr_type, //two bits, values from 0 to 2
       output reg[1:0] jmp_instr_type //two bits, values from 0 to 2
7 );
80
       always @(*) begin
9⊝
            if(!instruction[27] && !instruction[26]) begin //1 if given 32 bit instruction is Data Processing instruction
10
                 instr_type=2'b01;
                if(!instruction[25] && !instruction[4]) begin
    data_instr_type = 3'b010; //2 if it's "Register shifted by value" type
119
12
13
14
                else if(instruction[25] && !instruction[7] && instruction[4]) begin
    data_instr_type = 3'b011; //3 if it's "Register shifted by register" type
15⊝
16
17
18
19⊝
                 else if(!instruction[25] && !instruction[24] && !instruction[7] && instruction[6] && instruction[5] && !instruction[4]) begin
                    data_instr_type = 3'b100; //4 if it's "Multiplication" type
20
21
                 end
22
23⊝
                 else begin
24
                     data_instr_type = 3'b000; //0 if not identifiable
25
                 end
26
            end
27
28⊝
            else if(!instruction[27] && instruction[26]) begin //2 if it's memory type instruction
29
                 instr_type=2'b10;
30
                 assign mem_instr_type = instruction[25] ? 2'b01 : //1 if given Memory instruction type is of Immediate
31
                 instruction[25] && !instruction[4] ? 2'b10 : //2 if it's "Register shifted by value" type
32
                 2'b00; //0 if not identifiable
33
34
35⊝
            else if(instruction[27] && !instruction[26]) begin //3 if it's branch instruction
36
                instr_type=2'b11;
37
                 assign jmp_instr_type = instruction[25] && !instruction[24] ? 2'b01 : //1 if given Jump instruction type is of Branch only
38
                 instruction[25] && instruction[24] ? 2'b10 : //2 if it's Branch and Link
39
                 2'b00; //0 if not identifiable
10
            end
41
12⊝
            else begin
43
                 instr_type=2'b00; //0 if not identifiable
14
            end
45
      end
46 endmodule
```

#### Simulation & Verification

The code simulated without errors. The warnings were about some instruction bits not being used.

| HW4_instr_Data Project Status (10/15/2020 - 00:09:23) |                           |                       |                     |  |
|-------------------------------------------------------|---------------------------|-----------------------|---------------------|--|
| Project File:                                         | HW4_instr_Data.xise       | Parser Errors:        | No Errors           |  |
| Module Name:                                          | HW4_instr_Data            | Implementation State: | Synthesized         |  |
| Target Device:                                        | xc3s100e-4cp132           | • Errors:             | No Errors           |  |
| Product Version:                                      | ISE 14.5                  | • Warnings:           | 11 Warnings (0 new) |  |
| Design Goal:                                          | Balanced                  | • Routing Results:    |                     |  |
| Design Strategy:                                      | Xilinx Default (unlocked) | • Timing Constraints: |                     |  |
| Environment:                                          | System Settings           | • Final Timing Score: |                     |  |

# Conclusion

In this assignment, I was able to implement an ARM decoder which was able to decode and distinguish jump and memory instruction types. For this, I used combinational, rather that more straight-forward (if/else) approach.